DocumentCode :
2836004
Title :
A multiprocessor architecture with memory-coupled multilevel hierarchical bus structure
Author :
Chandwani, M. ; Dandekar, P.W. ; Sharma, P.C.
Author_Institution :
Dept. of Comput. & Electron. Eng., Shri G.S. Inst. of Technol. & Sci., Indore, India
fYear :
1989
fDate :
22-24 Nov 1989
Firstpage :
197
Lastpage :
200
Abstract :
The design aspects of the topology of the architecture based on specifications are discussed. The simulation modeling of the proposed architecture is described. It is based on uniformly distributed random numbers representing the probability of a request from a processor for local memory or a shared memory at a higher level bus in the multilevel architecture. The results of the simulation are presented, and the performance of a single time-shared bus structure is compared with a multilevel hierarchical bus structure. The multi level hierarchical structure is found to offer better performance
Keywords :
multiprocessing systems; parallel architectures; virtual machines; local memory; memory-coupled multilevel hierarchical bus structure; multilevel architecture; multiprocessor architecture; shared memory; simulation modeling; single time-shared bus structure; topology; uniformly distributed random numbers; Aggregates; Circuit topology; Computational modeling; Computer architecture; Couplers; Memory architecture; Throughput; Visualization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
TENCON '89. Fourth IEEE Region 10 International Conference
Conference_Location :
Bombay
Type :
conf
DOI :
10.1109/TENCON.1989.176923
Filename :
176923
Link To Document :
بازگشت