DocumentCode :
2837299
Title :
A 32GHz delay locked loop with a full rate sub-psec phase detector in 40nm CMOS
Author :
Aryanfar, F. ; Ho, E. ; Shi, X. ; Desai, K. ; Werner, C.
Author_Institution :
Rambus Inc., Sunnyvale, CA 94089, USA
fYear :
2012
fDate :
17-22 June 2012
Firstpage :
1
Lastpage :
3
Abstract :
A mm-wave delay locked loop (DLL) using a full rate sub-psec phase detector (PD) is presented. The PD employs a differential lumped hybrid coupler to create and combine quadrature phase components of the input signals and performs amplitude measurement in order to measure phase difference between the input signals. The DLL and PD were implemented using the TSMC 40nm LP CMOS process and measured using on die probing. PD works from 19.75 to 41GHz while requiring significantly less input power than a divider based approach. The DLL has an 800MHz locking range that is centered at 32.3GHz. It consumes 10mA from a 1.1V supply.
Keywords :
Couplers; Delay; Delay lines; Detectors; Frequency conversion; Frequency measurement; Jitter; Delay locked loop; divider; hybrid coupler; mm-wave; phase detector;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microwave Symposium Digest (MTT), 2012 IEEE MTT-S International
Conference_Location :
Montreal, QC, Canada
ISSN :
0149-645X
Print_ISBN :
978-1-4673-1085-7
Electronic_ISBN :
0149-645X
Type :
conf
DOI :
10.1109/MWSYM.2012.6257763
Filename :
6257763
Link To Document :
بازگشت