DocumentCode :
283820
Title :
An approach to optimal DFT using partial parallel scan
Author :
Zuan, Zhang ; Tinghuai, Chen
Author_Institution :
Comput. Inst. Chongqing Univ., China
fYear :
1991
fDate :
26-27 Sep 1991
Firstpage :
246
Lastpage :
251
Abstract :
Because traditional scan design techniques such as LSSD, scan path, and random access scan suffer from the drawback that the extra test application effort is quite significant, the partial parallel scan technique has been presented. This new technique reduces test application effort by 1 or 2 orders of magnitude. A way to get a circuit design which best improves testability greatly by using the partial parallel scan technique is discussed. Some useful algorithms are given for optimal design
Keywords :
design for testability; integrated circuit testing; logic testing; design for testability; optimal DFT; partial parallel scan; scan design techniques; Algorithm design and analysis; Application software; Circuit testing; Concurrent computing; Design for testability; Hardware; Latches; Pins; Routing; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Fault Tolerant Systems, 1991. Proceedings., Pacific Rim International Symposium on
Conference_Location :
Kawasaki
Print_ISBN :
0-8186-2275-X
Type :
conf
DOI :
10.1109/{RFTS.1991.212938
Filename :
212938
Link To Document :
بازگشت