DocumentCode :
2838329
Title :
Use of field programmable gate array technology in future space avionics
Author :
Ferguson, Roscoe C. ; Tate, Robert
Author_Institution :
United Space Alliance LLC, Houston, TX, USA
Volume :
2
fYear :
2005
fDate :
30 Oct.-3 Nov. 2005
Abstract :
The existence of hardware description languages (HDLs), the recent increase in performance, density and radiation tolerance of field programmable gate arrays (FPGAs), and intellectual property (IP) cores provides the technology for reprogrammable systems on a chip (SOC). This technology supports a paradigm better suited for NASA´s vision. Hardware and software production are melded for more effective development; they can both evolve together over time. To investigate the flexibility of this technology, the core of the central processing unit and input/output processor of the space shuttle AP101S computer were prototyped in Verilog HDL and synthesized into an Altera Stratix FPGA.
Keywords :
aerospace computing; avionics; field programmable gate arrays; hardware description languages; microprocessor chips; space vehicle electronics; system-on-chip; Altera Stratix FPGA; Verilog HDL; central processing unit; field programmable gate arrays; hardware description languages; input-output processors; intellectual property cores; reprogrammable systems on a chip; space shuttle AP101S computer; Aerospace electronics; Central Processing Unit; Field programmable gate arrays; Hardware design languages; Intellectual property; Production; Software prototyping; Space shuttles; Space technology; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital Avionics Systems Conference, 2005. DASC 2005. The 24th
Print_ISBN :
0-7803-9307-4
Type :
conf
DOI :
10.1109/DASC.2005.1563418
Filename :
1563418
Link To Document :
بازگشت