DocumentCode :
2839355
Title :
Logic flowgraph methodology: a tool for modeling embedded systems
Author :
Muthukumar, C.T. ; Guarro, S.B. ; Apostolakis, G.E.
Author_Institution :
Dept. of Mech., Aerosp. & Nucl. Eng., California Univ., Los Angeles, CA, USA
fYear :
1991
fDate :
14-17 Oct 1991
Firstpage :
103
Lastpage :
109
Abstract :
The logic flowgraph methodology (LFM), a method for modeling hardware in terms of its process parameters, has been extended to form an analytical tool for the analysis of integrated (hardware/software) embedded systems. In the software part of a given embedded system model, timing and the control flow among different software components are modeled by augmenting LFM with modified Petri net structures. The objective of the use of such an augmented LFM model is to uncover possible errors and the potential for unanticipated software/hardware interactions. This is done by backtracking through the augmented LFM mode according to established procedures which allow the semiautomated construction of fault trees for any chosen state of the embedded system (top event). These fault trees, in turn, produce the possible combinations of lower-level states (events) that may lead to the top event
Keywords :
Petri nets; failure analysis; program diagnostics; fault trees; integrated embedded systems modeling; logic flowgraph methodology; modified Petri net structures; software component control flow; software component timing; Control systems; Embedded software; Embedded system; Fault trees; Hardware; Logic design; Logic programming; Software safety; Software systems; Software tools;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital Avionics Systems Conference, 1991. Proceedings., IEEE/AIAA 10th
Conference_Location :
Los Angeles, CA
Type :
conf
DOI :
10.1109/DASC.1991.177151
Filename :
177151
Link To Document :
بازگشت