Title :
Packaging of Cu/low-k IC devices: a novel surface passivation and direct fine-pitched gold wirebond ball interconnects analysis
Author :
Chungpaiboonpatana, Surasit ; Shi, Frank G. ; Lip, G.P.
Author_Institution :
Henry Samueli Sch. of Eng., California Univ., Irvine, CA, USA
Abstract :
The trend towards finer pitch and higher performance devices has driven the semiconductor industry to incorporate copper and low-k dielectric materials. Compared to the commonly used aluminum metallization scheme on the traditional silicon dioxide and/or silicon nitride passivation, a Cu/low-k combination offers higher on-chip communication speed and a lower overall device cost. But the process of packaging Cu/low-k devices has been proven to be difficult, relying either on additional lithography and deposition steps or on costly new process tools. Thus, this work presents a novel methodology to bond fine pitch Au wire directly onto the Cu/low-k pad structure using the industry standard tool set. A Cu/low-k test vehicle is designed with the required slotted low-k fillings for dual damascene CMP process need. In addition, a thin organic passivation film is developed for coating the exposed Cu/low-k pad temporarily from copper oxidation and to provide a wirebondable surface to form the proper interconnects. A design of experiment is performed to optimize wirebonding parameters (power, time, and USG bleed), along with key physical contributors from wafer sawing and die attaching steps that impact the interconnect shear strength and quality. In addition, electrical and optical characterization and surface failure analysis are performed to confirm the feasibility of the technology. Finally, reliability results of the pad structure design and recommendations for further process optimization are presented.
Keywords :
copper; design of experiments; fine-pitch technology; integrated circuit interconnections; integrated circuit metallisation; integrated circuit packaging; integrated circuit reliability; lead bonding; passivation; shear strength; Cu; Cu/low-k IC devices; design of experiment; die attaching; direct fine-pitched gold wirebond; electrical characterization; interconnect shear strength; low-k dielectric materials; optical characterization; packaging; pad structure design; process optimization; reliability; surface failure analysis; surface passivation; thin organic passivation film; wafer sawing; wirebond ball interconnects analysis; Aluminum; Copper; Design optimization; Dielectric materials; Electronics industry; Gold; Integrated circuit packaging; Metallization; Passivation; Semiconductor device packaging;
Conference_Titel :
Advanced Packaging Materials: Processes, Properties and Interfaces, 2004. Proceedings. 9th International Symposium on
Print_ISBN :
0-7803-8436-9
DOI :
10.1109/ISAPM.2004.1287988