DocumentCode :
2839595
Title :
A test generation method for sequential circuits based on maximum utilization of internal states
Author :
Ono, T. ; Yoshida, Manabu
fYear :
1991
fDate :
26-30 Oct. 1991
Firstpage :
75
Lastpage :
82
Abstract :
This paper presents a novel deterministic test pattern generation method for sequential circuits. The proposed method has several advantages over conventional methods, particularly in its maximum utilization of internal states. Such utilization permits shorter computational time, reduced test pattern length and fewer timing problems. In this method, the type of fault targeted for the next pattern generation is that which, on the basis of the current internal state of the circuit, is determined to be the easiest type to detect, and during pattern generation, the only value transitions traced are those which are necessary for a particular fault´s detection. Experimental results show the proposed method to be efficient.
Keywords :
Circuit faults; Circuit testing; Combinational circuits; Electrical fault detection; Fault detection; Sequential analysis; Sequential circuits; Test pattern generators; Timing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 1991, Proceedings., International
Conference_Location :
Nashville, TN, USA
ISSN :
1089-3539
Print_ISBN :
0-8186-9156-5
Type :
conf
DOI :
10.1109/TEST.1991.519496
Filename :
519496
Link To Document :
بازگشت