DocumentCode :
2839821
Title :
FPGA-based Equivalent Simulation Technology (FEST) for clustered stream architecture
Author :
He, Yi ; Ren, Ju ; Yang, Qianming ; Wen, Mei ; Wu, Nan ; Zhang, Chunyuan
Author_Institution :
Comput. Sch., Nat. Univ. of Defense Technol., Changsha
fYear :
2008
fDate :
4-6 Aug. 2008
Firstpage :
1
Lastpage :
8
Abstract :
Stream architecture research is often hindered by slow software simulations. Simulators based on FPGA are much faster. However, larger scale stream architecture simulation needs more FPGA resource, which may result in more FPGA chips or larger capacity FPGA chip would be used. It not only increases the complexity of design, but also increases the cost of research. This paper proposed FPGA-based equivalent simulation technology (FEST) and constructs an Equivalent model called FEST model based on it. FEST can support cluster-scalable simulation for clustered stream architecture well by replace some components by a simpler structure with equivalent function. The simulator based on FEST model (1) needs fewer FPGA resource than the original system but has little influence on simulation speed, (2) is accurate to cycle level resolution, (3) can run unmodified applications, (4) can reappear simulation results including resource consuming and timing analysis of original system.
Keywords :
computer architecture; field programmable gate arrays; FPGA-based equivalent simulation technology; cluster-scalable simulation; clustered stream architecture; software simulations; timing analysis; Analytical models; Clocks; Computational modeling; Computer architecture; Computer simulation; Field programmable gate arrays; Helium; Streaming media; System testing; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Systems Architecture Conference, 2008. ACSAC 2008. 13th Asia-Pacific
Conference_Location :
Hsinchu
Print_ISBN :
978-1-4244-2682-9
Electronic_ISBN :
978-1-4244-2683-6
Type :
conf
DOI :
10.1109/APCSAC.2008.4625437
Filename :
4625437
Link To Document :
بازگشت