DocumentCode :
2840940
Title :
FPGA implementation of an OFDM-WLAN synchronizer
Author :
Wang, K. ; Singh, J. ; Faulkner, M.
Author_Institution :
Centre for Telecommun. & Microelectron., Victoria Univ., Melbourne, Vic., Australia
fYear :
2004
fDate :
28-30 Jan. 2004
Firstpage :
89
Lastpage :
94
Abstract :
In this paper, we present a timing and frequency synchronization scheme and its FPGA implementation for IEEE 802.11a WLAN systems. In the scheme, an efficient double auto-correlation method based on short training symbols is used for timing synchronization. The performance of the proposed method is comparable or even superior to that of the conventional timing synchronization method under multipath fading channels. By averaging the correlation over four short training symbols, the accuracy of frequency synchronization using short training symbols can be improved to a level that the fine frequency synchronization process using long training symbols in the conventional scheme would not be needed. Thus both timing and frequency synchronization can be achieved using short training symbols alone to reduce computational complexity and overhead. Furthermore, the hardware architecture of the proposed synchronization scheme is developed. The synchronizer is mainly made up of correlator, angle calculator and peak detector, which are implemented by an iterative process, a CORDIC circuit and a finite state machine, respectively. Such an architecture results in low implementation complexity and low computational latency.
Keywords :
OFDM modulation; computational complexity; correlation methods; correlators; fading channels; field programmable gate arrays; finite state machines; multipath channels; peak detectors; signal processing; synchronisation; wireless LAN; CORDIC circuit; FPGA implementation; OFDM synchronizer; WLAN synchronizer; angle calculator; computational complexity; coordinate rotation digital computer circuit; correlator; double autocorrelation method; field programmable gate array implementation; finite state machine; frequency synchronization scheme; hardware architecture; long training symbols; multipath fading channels; orthogonal frequency division multiplex synchronizer; peak detector; short training symbols; synchronizer; timing synchronization scheme; wireless local area network synchronizer; Autocorrelation; Computational complexity; Computer architecture; Correlators; Fading; Field programmable gate arrays; Frequency synchronization; Hardware; Timing; Wireless LAN;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Design, Test and Applications, Proceedings. DELTA 2004. Second IEEE International Workshop on
Conference_Location :
Perth, WA, Australia
Print_ISBN :
0-7695-2081-2
Type :
conf
DOI :
10.1109/DELTA.2004.10039
Filename :
1409822
Link To Document :
بازگشت