DocumentCode :
2841177
Title :
Capability evaluation and validation of FC chip scale package structure
Author :
Liu, Kenet ; Chen, Eason ; Lee, Daniel ; Ma, Mike
Author_Institution :
Siliconware Precision Ind. Co., Ltd., Taichung, Taiwan
fYear :
2011
fDate :
19-21 Oct. 2011
Firstpage :
129
Lastpage :
132
Abstract :
The requirement of Chip Scale Package (CSP) is growing popular in current 3C industries due to the increasing needs of handheld devices and energy saving. Flip-Chip Chip Scale Package (FCCSP) structure is then designed to meet the small form factor as well as high electrical performance requirements with cost efficiency. The purpose of this study is to evaluate the performance of different kinds of FCCSP structures as FCCSP-A (molding compound with underfill), FCCSP-B (only underfill) and FCCSP-C (only molding compound) structure. Firstly the package warpage performance is compared by using Finite Element Method (FEM). Actual warpage measurements of these three structures are also conducted by the use of shadow moiré methodology for validation. Secondly the die corner stress is compared for the evaluation of package reliability. Thermal performance is also compared and finally the investigation of the solder joint reliability performance by drop test.
Keywords :
chip scale packaging; flip-chip devices; capability evaluation; chip scale package structure; drop test; finite element method; flip chip; molding compound; validation; warpage measurements; Atmospheric modeling; Compounds; Finite element methods; Load modeling; Performance evaluation; Reliability; Stress;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microsystems, Packaging, Assembly and Circuits Technology Conference (IMPACT), 2011 6th International
Conference_Location :
Taipei
ISSN :
2150-5934
Print_ISBN :
978-1-4577-1387-3
Electronic_ISBN :
2150-5934
Type :
conf
DOI :
10.1109/IMPACT.2011.6117154
Filename :
6117154
Link To Document :
بازگشت