DocumentCode :
2841285
Title :
Practical fault coverage of supply current tests for bipolar ICs
Author :
Tsukimoto, Isao ; Hashizume, Masaki ; Yotsuyanagi, Hiroyuki ; Tamesada, Takeomi
Author_Institution :
Dept. of Electron. Eng., Takuma Nat. Coll. of Technol., Kagawa, Japan
fYear :
2004
fDate :
28-30 Jan. 2004
Firstpage :
189
Lastpage :
194
Abstract :
Bipolar logic circuits are indispensable for implementing high-speed logic circuits. Since quiescent supply current flows into the circuits without faults, they can not be tested by a conventional IDDQ test method. We proposed a quiescent supply current test method which is applicable for the bipolar circuit tests, and examined the testability of open faults under an ideal assumption that there are not any process variations. Actually, there are some variations in the quiescent supply current of each gate in implemented logic circuits. Thus, It is necessary to examine the practical testability of the test method before applying to production tests of bipolar logic ICs. In this paper, the practical testability obtained under an assumption that there are some unit-to-unit variations of supply current among gates is examined for ISCAS-85 benchmark circuits. The experimental results show that larger fault coverage can be obtained with a smaller number of test input vectors by our supply current test method than the functional test one based on stuck-at fault models.
Keywords :
bipolar integrated circuits; bipolar logic circuits; fault diagnosis; high-speed integrated circuits; integrated circuit testing; logic testing; ISCAS-85 benchmark circuits; bipolar IC; bipolar circuit tests; bipolar integrated circuits; bipolar logic IC production tests; bipolar logic circuits; fault coverage; high-speed logic circuits; open faults; quiescent supply current test method; stuck-at fault models; supply current tests; test input vectors; CMOS logic circuits; Circuit faults; Circuit testing; Current supplies; Electrical fault detection; Fault detection; Integrated circuit testing; Logic circuits; Logic testing; Semiconductor device modeling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Design, Test and Applications, Proceedings. DELTA 2004. Second IEEE International Workshop on
Conference_Location :
Perth, WA, Australia
Print_ISBN :
0-7695-2081-2
Type :
conf
DOI :
10.1109/DELTA.2004.10035
Filename :
1409838
Link To Document :
بازگشت