Title :
On configuring scan trees to reduce scan shifts based on a circuit structure
Author :
Yotsuyanagi, Hiroyuki ; Kuchii, Toshimasa ; Nish, Shigeki ; Hashizume, Masaki ; Kinoshita, Kozo
Author_Institution :
Dept. of Electr. & Electron. Eng., Tokushima Univ., Japan
Abstract :
In this paper, a new method for reducing test application time of sequential circuits with scan design is proposed. Scan design is one of most popular design for testability techniques. To reduce scan shifts required to provide the scan pattern, a fully testable scan tree configuration is proposed. The method can configure scan trees before generating test vectors without degrading fault coverage by considering a circuit structure. In a fully testable scan tree, flip-flops are placed in parallel in case that they have no overlap in the set of the outputs connected from them. To reduce much scan shifts, a folding scan tree, which is configured based on a fully testable scan tree by placing more flip-flops in parallel, is also configured. Moreover, a scan tree configuration considering scan-out operation is also presented. Experimental results for benchmark circuits are shown.
Keywords :
design for testability; fault trees; flip-flops; sequential circuits; benchmark circuits; circuit structure; design for testability techniques; fault coverage degradation; flipflops; fully testable scan trees configuration; scan pattern; scan shifts; scan tree design; scan-out operation; sequential circuits; test application time reduction; test vectors; Benchmark testing; Circuit faults; Circuit testing; Degradation; Design engineering; Design for testability; Electronic equipment testing; Flip-flops; Sequential analysis; Sequential circuits;
Conference_Titel :
Electronic Design, Test and Applications, Proceedings. DELTA 2004. Second IEEE International Workshop on
Conference_Location :
Perth, WA, Australia
Print_ISBN :
0-7695-2081-2
DOI :
10.1109/DELTA.2004.10014