DocumentCode :
2841947
Title :
Performance evaluation of direct form FIR filter with merged arithmetic architecture
Author :
Ye, Zhi ; Satzoda, Ravi Kumar ; Sharma, Udit ; Nazimudeen, Naveen ; Chang, Chip-Hong
Author_Institution :
Centre for High Performance Embedded Syst., Nanyang Technol. Univ., Singapore
fYear :
2004
fDate :
28-30 Jan. 2004
Firstpage :
407
Lastpage :
409
Abstract :
This paper demonstrates a novel design concept and optimization method towards the design of low power FIR filters for a fixed coefficient set. The prowess of merged arithmetic architecture is capitalized in the direct form filter structure to avoid the total number of accumulators and the lengths of the registers from being increased progressively with the filter taps. A delay profile driven adder is designed to further exploit the uneven signal arrival time at the final stage of the Carry Save Adder (CSA) tree. The performance of the proposed filter structure has been evaluated by comparing its prototype with two other optimized transposed direct form filter designs, implemented with the same process technology.
Keywords :
FIR filters; adders; circuit optimisation; digital integrated circuits; low-power electronics; accumulators; carry save adder tree; delay profile driven adder; filter taps; finite impulse response filter; low power FIR filter; merged arithmetic architecture; optimization; performance evaluation; prototype; signal arrival time; Added delay; Adders; Arithmetic; Delay effects; Design methodology; Electronic mail; Embedded system; Finite impulse response filter; Optimization methods; Signal design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Design, Test and Applications, Proceedings. DELTA 2004. Second IEEE International Workshop on
Conference_Location :
Perth, WA, Australia
Print_ISBN :
0-7695-2081-2
Type :
conf
DOI :
10.1109/DELTA.2004.10079
Filename :
1409873
Link To Document :
بازگشت