Title :
Models for pre-layout inductance estimation including frequency effects on current return path in advanced digital circuits
Author :
David, Lauréline ; Crégut, Corinne ; Huret, Fabrice
Author_Institution :
STMicroelectronics, Croiles, France
Abstract :
This paper presents a pre-layout inductance modeling approach for on-chip interconnect in the high-speed digital design context. Regarding the impact of the inductance on delays, assumptions on the current return path localization are compared. The influence of neighboring signal lines on the effective inductance is highlighted. Particularly, their inclusion in inductance models when the clock frequency increases is discussed. Finally, representative structure models allowing pre-layout effective inductance corner estimations are presented.
Keywords :
inductance; integrated circuit design; integrated circuit interconnections; integrated circuit modelling; clock frequency; current return path localization; digital circuits; frequency effects; high-speed digital design; on-chip interconnect; pre-layout inductance estimation; Clocks; Context modeling; Delay effects; Delay estimation; Digital circuits; Frequency estimation; Inductance; Integrated circuit interconnections; Signal design; Signal processing;
Conference_Titel :
Electrical Performance of Electronic Packaging, 2005. IEEE 14th Topical Meeting on
Print_ISBN :
0-7803-9220-5
DOI :
10.1109/EPEP.2005.1563717