DocumentCode :
2843009
Title :
Thermal stress analysis and failure mechanisms for through silicon via array
Author :
Kuo, Chi-Wei ; Tsai, Hung-Yin
Author_Institution :
Dept. of Power Mech. Eng., Nat. Tsing Hua Univ., Hsinchu, Taiwan
fYear :
2011
fDate :
19-21 Oct. 2011
Firstpage :
169
Lastpage :
172
Abstract :
This study presents the thermal stress distribution for through silicon via array. Through silicon via is the critical technology for three dimensional integration technology, which provides vertical interconnections between stacking dies. However, there are still some challenges for this technology. In TSV structure, there are large coefficient of thermal expansion (CTE) differences between silicon substrate, dielectric material, and filled metal. For example, the CTE of copper is six times larger than the CTE of silicon dioxide. Due to the large thermal mismatch, the thermal stress at the interface of materials would be very high and result in materials failure or delamination. In this paper, we investigated the thermal-mechanical stress distribution of a 2×2 three dimensional TSV array model under the accelerated thermal cycling loading condition by finite element analysis (FEA). Due to the different thermal expansion of each material in TSV structure, the TSV structure squeezes the surface area between TSVs at high temperature and then result in compressive stress occurs at the surface area between TSV. The stress analysis shows that maximum thermal stress occurs around pads, and which may result in failure or delamination of TSV pads. Besides, we discussed the pad dimension effect to reduce the stress near the pad. According to the simulation result, larger pads TSV array has smaller space between each TSV; therefore, the stress is higher at that middle space surface. Smaller pad size has higher stress near the corner of pads; however, it has smaller stress state at the middle of bottom pad. With these results, this study will help to obtain a clear thermal stress distribution of TSV array and find out possible failure regions in the TSV structure.
Keywords :
finite element analysis; integrated circuit interconnections; stress analysis; substrates; thermal stresses; TSV structure; compressive stress; dielectric material; failure mechanism; filled metal; finite element analysis; silicon substrate; stacking dies; thermal cycling loading condition; thermal expansion coefficient; thermal stress analysis; thermal stress distribution; thermal-mechanical stress distribution; three dimensional integration technology; through silicon via array; vertical interconnections; Arrays; Copper; Silicon; Stress; Temperature distribution; Thermal stresses; Through-silicon vias;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microsystems, Packaging, Assembly and Circuits Technology Conference (IMPACT), 2011 6th International
Conference_Location :
Taipei
ISSN :
2150-5934
Print_ISBN :
978-1-4577-1387-3
Electronic_ISBN :
2150-5934
Type :
conf
DOI :
10.1109/IMPACT.2011.6117254
Filename :
6117254
Link To Document :
بازگشت