DocumentCode :
2844331
Title :
An Efficient Method for Using Transaction Level Assertions in a Class Based Verification Environment
Author :
Sudhish, Naveen ; Raghavendra, B.R. ; Yagain, Harish
Author_Institution :
SLG, Samsung India Software Oper., Bangalore, India
fYear :
2011
fDate :
19-21 Dec. 2011
Firstpage :
72
Lastpage :
76
Abstract :
Transaction level assertions are powerful way of abstracting property of a design. This paper talks about application of transaction level assertion in a transaction driven verification (TDV)environment and shows how assertions on meaningful collection of transactions from different verification component checks property of a design under verification (DUV) using SVA. In conventional class based transaction driven verification environment (example OVM, UVM), system verilog temporal assertions are possible only in design elements like module. So for modeling transaction level assertions, transactions are needed to pass from class environment to module/program block where the assertions are implemented. Here we are proposing a new method for doing transaction level assertions by exploiting concept of method ports and system verilog scoping rules.
Keywords :
hardware description languages; logic design; DUV; OVM; SVA; TDV environment; class based verification envioremnt; design elements; design under verification; system verilog temporal assertions; transaction driven verification; transaction level assertions; Clocks; Hardware design languages; IEC standards; Monitoring; Object oriented modeling; Time domain analysis; Time varying systems; Functional Verification; OVM; SVA; System Verilog; transaction level assertions;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic System Design (ISED), 2011 International Symposium on
Conference_Location :
Kochi, Kerala
Print_ISBN :
978-1-4577-1880-9
Type :
conf
DOI :
10.1109/ISED.2011.32
Filename :
6117329
Link To Document :
بازگشت