DocumentCode :
2844355
Title :
Low Complexity Flexible Hardware Efficient Decimation Selector
Author :
Rakesh, V. ; Smitha, K.G. ; Vinod, A.P.
Author_Institution :
Sch. of Comput. Eng., Nanyang Technol. Univ., Singapore, Singapore
fYear :
2011
fDate :
19-21 Dec. 2011
Firstpage :
77
Lastpage :
81
Abstract :
Coefficient decimation (CD) is a computationally efficient reconfigurable finite impulse response (FIR) filter method. Reconfigurability is achieved by decimating the fixed coefficient modal (prototype) filter in-order to realize variable bandwidth responses. Reconfigurable decimation selector is a vital part of the CD architecture which allows the user to select different decimation factor of choice. In this paper, we propose a low complexity, efficient hardware architecture for reconfigurable decimation selector. The implementation results in Virtex IV-xc4vsx35-10ff668 FPGA shows that when compared to other decimation selector techniques available in literature, the proposed implementation technique saves up to 5.2% of area and 7.6% of power for a filter order of 101.
Keywords :
FIR filters; field programmable gate arrays; CD architecture; FIR filter method; Virtex IV-xc4vsx35-10ff668 FPGA; bandwidth responses; coefficient decimation; finite impulse response filter method; fixed coefficient modal filter; low-complexity flexible hardware-efficient decimation selector; reconfigurable decimation selector; Complexity theory; Finite impulse response filter; Hardware; IIR filters; Multiplexing; Table lookup; Coefficent decimation; Lookup table; Multiplexers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic System Design (ISED), 2011 International Symposium on
Conference_Location :
Kochi, Kerala
Print_ISBN :
978-1-4577-1880-9
Type :
conf
DOI :
10.1109/ISED.2011.18
Filename :
6117330
Link To Document :
بازگشت