DocumentCode :
2844486
Title :
A Novel Low Power Noise Tolerant High Performance Dynamic Feed through Logic Design Technique
Author :
Pattanaik, Manisha ; Parashar, Shashank ; Kumar, Chaudhry Indra ; Chouhan, Akanksha ; Mahor, Vikas
Author_Institution :
VLSI Design Lab., ABV-Indian Inst. of Inf. Technol. & Manage., Gwalior, India
fYear :
2011
fDate :
19-21 Dec. 2011
Firstpage :
118
Lastpage :
123
Abstract :
In this paper a new design technique is proposed using FTL (Feed through Logic) concept for high performance dynamic CMOS logic with high noise immunity and low power. FTL improves the performance of arithmetic circuits with a very long logic depth. In spite of its performance advantage, FTL suffers from reduced noise margin, direct path current and non-zero nominal low output voltage. The proposed technique removes the charge sharing problem and increases the noise immunity of high performance dynamic FTL circuit. In order to evaluate the efficacy of the proposed technique a high performance dynamic 2-input AND gate is designed and realized using the proposed technique. A comparative analysis of the proposed technique, Feed Through Logic and Domino Logic has been done in terms of noise immunity, power dissipation and delay. A comparative analysis is also carried out by simulating the above dynamic logic circuits in 180nm and 90nm technology with supply voltages of 1.8V and 1V respectively. At 180nm technology the Average Noise Threshold Energy (ANTE) & Energy normalized ANTE of proposed technique is improved by 4.35X & 1.65X over conventional Domino and 1.96X & 3.49X over conventional FTL. Power dissipation is reduced by 3.69X & 3.50X over conventional Domino and conventional FTL respectively.
Keywords :
CMOS logic circuits; digital arithmetic; integrated circuit noise; logic design; logic gates; logic simulation; low-power electronics; Domino Logic; FTL design technique; arithmetic circuits; average noise threshold energy; charge sharing problem removal; direct path current; dynamic logic circuit simulation; energy normalized ANTE; high performance dynamic 2-input AND gate design; high performance dynamic CMOS logic; high performance dynamic feed through logic design; low power noise tolerant logic; noise immunity; noise margin reduction; nonzero nominal low output voltage; power dissipation; CMOS integrated circuits; Capacitance; Delay; Logic gates; Noise; Power dissipation; Transistors; Average Noise Threshold Energy; Charge Sharing Noise; Domino Logic; Low power; Noise immunity; feed through logic (FTL);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic System Design (ISED), 2011 International Symposium on
Conference_Location :
Kochi, Kerala
Print_ISBN :
978-1-4577-1880-9
Type :
conf
DOI :
10.1109/ISED.2011.59
Filename :
6117337
Link To Document :
بازگشت