DocumentCode :
2844508
Title :
Delay Testable Enhanced Scan Flip-Flop: DFT for High Fault Coverage
Author :
Suhag, Ashok Kumar ; Shrivastava, Vivek
Author_Institution :
Dept. of Electr. Eng., Gautam Buddha Univ., Noida, India
fYear :
2011
fDate :
19-21 Dec. 2011
Firstpage :
129
Lastpage :
133
Abstract :
The Scan based testing is used for delay testing in sequential circuits and in general it is implemented by using launch-on-capture (LoC) delay tests. Launch-on-shift (LoS) delay tests are usually more efficient to obtain high fault coverage with appreciably lesser number of test vectors, but it requires a fast scan enable, which is not supported by majority of designs. The architecture of scan design limits the two pattern delay tests that can be applied to circuit under test which results in degradation of delay test coverage. The use of enhanced scan flip-flops can improve this problem by facilitating arbitrary delay test vector pairs, at the cost of high area overhead and also requires fast hold signal. This paper presents a new enhanced scan methodology implemented with the slow hold signal. Experimental results on ISCAS´89 benchmark circuit shows improvement in TDF fault coverage for this methodology.
Keywords :
delay circuits; design for testability; flip-flops; logic testing; sequential circuits; DFT; LoC delay tests; LoS tests; TDF fault coverage; arbitrary delay test vector pairs; circuit under test; delay testable enhanced scan flip-flop; high fault coverage; launch-on-capture delay tests; launch-on-shift delay tests; pattern delay tests; scan based testing; scan design limit architecture; sequential circuits; Circuit faults; Delay; Flip-flops; Latches; Logic gates; Testing; Vectors; enhanced scan; fault coverage; transition delay test;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic System Design (ISED), 2011 International Symposium on
Conference_Location :
Kochi, Kerala
Print_ISBN :
978-1-4577-1880-9
Type :
conf
DOI :
10.1109/ISED.2011.25
Filename :
6117339
Link To Document :
بازگشت