DocumentCode :
2848230
Title :
A 30Phase 500MHz PLL for 3X Over-Sampling Clock Data Recovery
Author :
Cheng, Kuo-Hsing ; Chen, Chao-An ; Yang, Wei-Bin ; Cho, Feng-Hsin
Author_Institution :
Nat. Central Univ., Jhongli
fYear :
2007
fDate :
25-27 April 2007
Firstpage :
1
Lastpage :
4
Abstract :
In this paper, we present architecture of phase-locked loop (PLL) for clock and data recovery (CDR) for high-speed serial links. The conventional over-sampling architecture uses two timing modules. One is used to track reference clock, the other is to generate multiphase to sample high speed serial-in data. The architecture improves drawback of the conventional CDR by using Blender unit to make high resolution delay phase and PLL will track this phase. Additionally, this work achieves to save power and chip area and the stability of system can be improved, because of combining the two timing modules to one. This work is fabricated by TSMC 0.13um 1p8m 1.2v process. The PLL is operates at 500MHz and CDR circuit can recovery 5Gb/s serial-in data.
Keywords :
CMOS digital integrated circuits; clocks; digital phase locked loops; phase shifters; signal sampling; synchronisation; timing jitter; 3X over-sampling; Blender unit; CMOS technology; PLL; TSMC process; clock data recovery; frequency 500 MHz; high resolution delay phase; high-speed serial links; phase shifting circuits; phase-locked loop; size 0.13 mum; timing modules; Bandwidth; Bit error rate; Circuits; Clocks; Delay; Feeds; Jitter; Phase locked loops; Sampling methods; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, Automation and Test, 2007. VLSI-DAT 2007. International Symposium on
Conference_Location :
Hsinchu
Print_ISBN :
1-4244-0583-1
Electronic_ISBN :
1-4244-0583-1
Type :
conf
DOI :
10.1109/VDAT.2007.373236
Filename :
4239428
Link To Document :
بازگشت