Title :
Architecture of a programmable systolic array
Author :
Hughey, Richard ; Lopresti, Daniel P.
Author_Institution :
Dept. of Comput. Sci., Brown Univ., Providence, RI, USA
Abstract :
The architecture of a simple but programmable linear systolic array tuned to support a variety of symbolic computations is presented. The system, the Brown Systolic Array (B-SYS) is currently being implemented in CMOS. B-SYS demonstrates that programmable processor arrays may be made fully systolic with no need for local program memory or global instruction broadcasting. Any hazards introduced by the systolic instruction stream can be avoided using a processing phase concept. The application of these ideas results in a basic cell that is both simple and flexible, making it possible to build massively parallel, programmable systolic arrays
Keywords :
CMOS integrated circuits; cellular arrays; integrated logic circuits; B-SYS; Brown Systolic Array; CMOS; programmable systolic array architecture; CMOS technology; Computer architecture; Computer science; Fabrication; Image processing; Parallel processing; Sorting; Speech recognition; Systolic arrays; Very large scale integration;
Conference_Titel :
Systolic Arrays, 1988., Proceedings of the International Conference on
Conference_Location :
San Diego, CA
Print_ISBN :
0-8186-8860-2
DOI :
10.1109/ARRAYS.1988.18043