DocumentCode :
2848793
Title :
The lithography with low-COO and high-performance for advanced packaging
Author :
Liu, Wenhui
Author_Institution :
Shanghai Micro-Electron. Equip. Co. Ltd., China
fYear :
2005
fDate :
30 Aug.-2 Sept. 2005
Firstpage :
351
Lastpage :
354
Abstract :
Lithography technology for advanced packaging is quite different from that for other applications. Because the applications of WLP and wafer bumping often require lithography system to define bumping-array patterns across the wafer or to create redistribution a layers or integrated passive devices with resist lagers of thick (20-100μm) and feature sizes large (2-150μm). At the same time, the package process is extremely cost-sensitive and requires nearly perfect yield with very thick photoresist and photopolymer layers as presented in J. Hermanowski (2004). In this paper, we would like to introduce a lithography system with low-COO and high performance, it can meet and allow the requirements of advanced packaging.
Keywords :
chip scale packaging; optical polymers; photoresists; WLP; advanced packaging; bumping-array patterns; lithography technology; photopolymer; photoresist; wafer bumping; Chip scale packaging; Flip chip; Lithography; Optical imaging; Packaging machines; Resists; Semiconductor device manufacture; Semiconductor device packaging; Wafer bonding; Wafer scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Packaging Technology, 2005 6th International Conference on
Print_ISBN :
0-7803-9449-6
Type :
conf
DOI :
10.1109/ICEPT.2005.1564628
Filename :
1564628
Link To Document :
بازگشت