Title :
OSR-Lite: Fast and deadlock-free NoC reconfiguration framework
Author :
Strano, Alessandro ; Bertozzi, Davide ; Trivino, Francisco ; Sanchez, Jose L. ; Alfaro, Francisco J. ; Flich, Jose
Author_Institution :
ENDIF Dept., Univ. of Ferrara, Ferrara, Italy
Abstract :
Current and future on-chip networks will feature an enhanced degree of reconfigurability. Power management and virtualization strategies as well as the need to survive to the progressive onset of wear-out faults are root causes for that. In all these cases, a non-intrusive and efficient reconfiguration method is needed to allow the network to function uninterruptedly over the course of the reconfiguration process while remaining deadlock-free. This paper is inspired by the overlapped static reconfiguration (OSR) protocol developed for off-chip networks. However, in its native form its implementation in NoCs is out-of-reach. Therefore, we provide a careful engineering of the NoC switch architecture and of the system-level infrastructure to support a cost-effective, complete and transparent reconfiguration process. Performance during the reconfiguration process is not affected and implementation costs (critical path and area overhead) are proved to be fully affordable for a constrained system. Less than 250 cycles are needed for the reconfiguration process of an 8×8 2D mesh with marginal impact on system performance.
Keywords :
network-on-chip; power aware computing; reconfigurable architectures; OSR-Lite; deadlock free NoC reconfiguration framework; fast free NoC reconfiguration framework; on-chip networks; overlapped static reconfiguration; power management; power virtualization; reconfiguration method; Network topology; Protocols; Routing; Switches; System recovery; System-on-a-chip;
Conference_Titel :
Embedded Computer Systems (SAMOS), 2012 International Conference on
Conference_Location :
Samos
Print_ISBN :
978-1-4673-2295-9
Electronic_ISBN :
978-1-4673-2296-6
DOI :
10.1109/SAMOS.2012.6404161