DocumentCode :
2851057
Title :
The architecture of a multicast broadband packet switch
Author :
Lee, T.T. ; Boorstyn, R. ; Arthurs, E.
Author_Institution :
Bell Commun. Res., Morristown, NJ, USA
fYear :
1988
fDate :
27-31 March 1988
Firstpage :
1
Lastpage :
8
Abstract :
The authors propose an architecture that can switch hundreds of gigabits while meeting a wide variety of service requirements. The switch can be constructed out of a few atomic cell types with regular interconnection patterns. This simple structure lends itself to very effective VLSI implementation. The multicast packet switch consists of three internally nonblocking, self-routing subnetworks. First, the selector subnetwork arbitrates among competing demands for copies to satisfy real-time requirements. The copy subnetwork then makes the copies and the switch subnetwork routes the packet copies to their final destinations. The authors detail the architecture and operation of the multicast switch.<>
Keywords :
VLSI; computer networks; packet switching; VLSI implementation; atomic cell types; interconnection patterns; multicast broadband packet switch; self-routing subnetworks; B-ISDN; Communication switching; Delay; Local area networks; Packet switching; Routing; Switches; Telecommunication traffic; Teleconferencing; Traffic control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
INFOCOM '88. Networks: Evolution or Revolution, Proceedings. Seventh Annual Joint Conference of the IEEE Computer and Communcations Societies, IEEE
Conference_Location :
New Orleans, LA, USA
Print_ISBN :
0-8186-0833-1
Type :
conf
DOI :
10.1109/INFCOM.1988.12892
Filename :
12892
Link To Document :
بازگشت