Title :
Fast FPGA-Based Delay Estimation for a Novel Hardware/Software Partitioning Scheme
Author :
Abdelhalim, M.B. ; Habib, S. E -D
Author_Institution :
Cairo Univ., Giza
Abstract :
In this paper a fast and accurate delay estimation tool for FPGA-based designs is presented. The tool is developed in the context of a HW/SW partitioning tool. Rather than modeling the hardware as a single implementation, our approach for HW/SW partitioning models the hardware as two extreme alternatives that bound the area and latency ranges for different hardware implementations. The presented tool estimates the delay for these two hardware alternatives. Our delay modeling technique accounts for both the logic and routing delays so as to minimize the estimation error. The computational cost of the presented estimation tool depends linearly on the design complexity, and hence, it is very useful for fast design space exploration. Testing this estimation tool on several designs showed that this tool is also accurate with an average error of 4.2%.
Keywords :
delay estimation; field programmable gate arrays; logic CAD; logic partitioning; network routing; FPGA-based designs; delay estimation; design complexity; hardware/software partitioning scheme; logic delays; routing delays; Clocks; Costs; Delay estimation; Embedded system; Equations; Field programmable gate arrays; Hardware; Routing; Space exploration; Testing; Delay Estimation; Embedded systems; Hardware/Software Co-design; Hardware/Software Partitioning;
Conference_Titel :
Design and Test Workshop, 2007. IDT 2007. 2nd International
Conference_Location :
Cairo
Print_ISBN :
978-1-4244-1824-4
Electronic_ISBN :
978-1-4244-1825-1
DOI :
10.1109/IDT.2007.4437454