• DocumentCode
    2851653
  • Title

    A System-On-Chip bus architecture for hardware Trojan protection in security chips

  • Author

    Changlong, Liu ; Yiqiang, Zhao ; Yafeng, Shi ; Xingbo, Gao

  • Author_Institution
    Sch. of Electron. Inf. Eng., Tianjin Univ., Tianjin, China
  • fYear
    2011
  • fDate
    17-18 Nov. 2011
  • Firstpage
    1
  • Lastpage
    2
  • Abstract
    Hardware Trojan, similar to the computer viruses, is a new threat in modern System-On-Chips (SOCs) such as security chips and trusted computer systems. Despite the risks that such an attack entails, little attention has been given to the methods of run-time Trojan detection. In this paper, the defects in existing security chips are analyzed and an improved bus architecture for hardware Trojan protection is presented, which can prevent data from runtime Trojan attacking in the digital circuits. A novel bus controller and random number generator (RNG) are used to implement the mechanism and the experimental results shows that the structure is efficient at thwarting the leaking of confidential information and signals.
  • Keywords
    invasive software; random number generation; system-on-chip; bus controller; computer viruses; digital circuits; hardware Trojan protection; random number generator; runtime Trojan attacking; security chips; system-on-chip bus architecture; trusted computer systems; Computer architecture; Correlation; Generators; Hardware; System-on-a-chip; Trojan horses; bus architecture; hardware Trojan; malicious circuits; random number generator; security chips; side channel signals analysis;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Electron Devices and Solid-State Circuits (EDSSC), 2011 International Conference of
  • Conference_Location
    Tianjin
  • ISSN
    Pending
  • Print_ISBN
    978-1-4577-1998-1
  • Electronic_ISBN
    Pending
  • Type

    conf

  • DOI
    10.1109/EDSSC.2011.6117727
  • Filename
    6117727