DocumentCode :
2852039
Title :
Automatic mixed-signal design verification instrumentation with observation specification language
Author :
David, Jonathan
Author_Institution :
Scintera Networks Inc., Sunnyvale
fYear :
2007
fDate :
20-21 Sept. 2007
Firstpage :
28
Lastpage :
33
Abstract :
A rigorous approach for quantifying the completeness of design verification for mixed-signal circuits is proposed. A metric, Enclosure, is proposed. A methodology for its measurement is described, using Verilog-A wrappers and commercial simulators to capture observation data in an XML format. A prototype observation specification language is used as a simple description to specify the contents of verification wrappers or instrumentation modules, allowing the necessary automation. A tool to build the instrumentation modules from this description is developed in perl. Using a CML-Buffer circuit as an example, the resulting data is presented in a format useful for guiding the verification effort.
Keywords :
XML; computerised instrumentation; formal specification; hardware description languages; integrated circuit design; logic testing; mixed analogue-digital integrated circuits; CML-buffer circuit; Enclosure; Verilog-A wrapper; XML format; automatic mixed-signal integrated circuit design verification; formal specification; instrumentation module; observation specification language; perl language; Automation; Circuit simulation; Circuit testing; Hardware design languages; Instruments; Logic design; Prototypes; Signal design; Specification languages; XML;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Behavioral Modeling and Simulation Workshop, 2007. BMAS 2007. IEEE International
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-1567-0
Type :
conf
DOI :
10.1109/BMAS.2007.4437520
Filename :
4437520
Link To Document :
بازگشت