DocumentCode :
2852040
Title :
Bit-level systolic arrays for IIR filtering
Author :
Knowles, S.C. ; Woods, R.F. ; McWhirter, J.G. ; McCanny, J.V.
Author_Institution :
R. Signals & Radar Establ., Malvern, UK
fYear :
1988
fDate :
25-27 May 1988
Firstpage :
653
Lastpage :
663
Abstract :
A novel bit-level systolic array architecture for implementing IIR (infinite-impulse response) filter sections is presented. A first-order section achieves a latency of only two clock cycles by using a radix-2 redundant number representation, performing the recursive computation most significant digit first, and feeding back each digit of the result as soon as it is available. The design is extended to produce a building block from which second- and higher-order sections can be connected.<>
Keywords :
cellular arrays; digital filters; IIR filtering; bit-level systolic array architecture; radix-2 redundant number representation; recursive computation; Circuits; Clocks; Concurrent computing; Delay; Equations; Filtering; Finite impulse response filter; IIR filters; Pipeline processing; Systolic arrays;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Systolic Arrays, 1988., Proceedings of the International Conference on
Conference_Location :
San Diego, CA, USA
Print_ISBN :
0-8186-8860-2
Type :
conf
DOI :
10.1109/ARRAYS.1988.18102
Filename :
18102
Link To Document :
بازگشت