DocumentCode :
2852427
Title :
Exact functional redundancy identification
Author :
Lioy, Antonio ; Poncino, Massimo
Author_Institution :
Dip. Automatica e Inf., Torino Univ., Italy
fYear :
1995
fDate :
17-19 May 1995
Firstpage :
465
Lastpage :
468
Abstract :
Presents a functional method to identify redundancies in combinational logic circuits. It is based on the direct comparison of the good and faulty output functions, manipulated as binary decision diagrams (BDDs). Topological techniques are used to identify irredundant regions and hence to reduce the size of the circuit region whose Boolean function must be computed. Application to standard benchmarks shows the feasibility of the approach for real circuits
Keywords :
Boolean functions; combinational circuits; functional analysis; integrated circuit reliability; integrated circuit testing; logic testing; network topology; redundancy; Boolean function; binary decision diagram; circuit region; combinational logic circuits; exact functional redundancy identification; irredundant regions; output functions; standard benchmarks; topological techniques; Automatic testing; Boolean functions; Circuit faults; Circuit testing; Combinational circuits; Data structures; Fault diagnosis; Logic circuits; Logic testing; Redundancy;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications, Computers, and Signal Processing, 1995. Proceedings., IEEE Pacific Rim Conference on
Conference_Location :
Victoria, BC
Print_ISBN :
0-7803-2553-2
Type :
conf
DOI :
10.1109/PACRIM.1995.519570
Filename :
519570
Link To Document :
بازگشت