DocumentCode :
2853526
Title :
A novel scheme to reduce power supply noise for high-quality at-speed scan testing
Author :
Wen, Xiaoqing ; Miyase, Kohei ; Kajihara, Seiji ; Suzuki, Tatsuya ; Yamato, Yuta ; Girard, Patrick ; Ohsumi, Yuji ; Wang, Laung-Terng
Author_Institution :
Kyushu Inst. of Technol., Iizuka
fYear :
2007
fDate :
21-26 Oct. 2007
Firstpage :
1
Lastpage :
10
Abstract :
High-quality at-speed scan testing, characterized by high small-delay-defect detecting capability, is indispensable to achieve high delay test quality for DSM circuits. However, such testing is susceptible to yield loss due to excessive power supply noise caused by high launch-induced switching activity. This paper addresses this serious problem with a novel and practical post-ATPG X-filling scheme, featuring (1) a test relaxation method, called path keeping X-identification, that finds don´t-care bits from a fully-specified transition delay test set while preserving its delay test quality by keeping the longest paths originally sensitized for fault detection, and (2) an X-filling method, called justification-probability-based fill (JP-fill), that is both effective and scalable for reducing launch-induced switching activity. This scheme can be easily implemented into any ATPG flow to effectively reduce power supply noise, without any impact on delay test quality, test data volume, area overhead, and circuit timing.
Keywords :
automatic test pattern generation; delays; fault diagnosis; integrated circuit noise; integrated circuit testing; timing; DSM circuits; circuit area overhead; circuit timing; deep submicron integrated circuits; delay test quality; fault detection; high small-delay-defect detection; high-quality at-speed scan testing; justification-probability-based fill method; launch-induced switching activity reduction; path keeping X-identification; post-ATPG X-filling scheme; power supply noise reduction; test data volume; test relaxation method; transition delay test set; Circuit noise; Circuit testing; Delay effects; Gas detectors; Lab-on-a-chip; Neodymium; Noise reduction; Power supplies; Research and development; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 2007. ITC 2007. IEEE International
Conference_Location :
Santa Clara, CA
ISSN :
1089-3539
Print_ISBN :
978-1-4244-1127-6
Electronic_ISBN :
1089-3539
Type :
conf
DOI :
10.1109/TEST.2007.4437632
Filename :
4437632
Link To Document :
بازگشت