DocumentCode :
2853844
Title :
A fully digital-compatible BIST strategy for ADC linearity testing
Author :
Xing, Hanqing ; Jiang, Hanjun ; Chen, Degang ; Geiger, Randall
Author_Institution :
Dept. of Electr. & Comput. Eng., Iowa State Univ., Ames, IA
fYear :
2007
fDate :
21-26 Oct. 2007
Firstpage :
1
Lastpage :
10
Abstract :
Digital testing is much easier and cheaper than analog and mixed-signal testing because of the straightforward connections and the low-cost testers. This paper presents a fully digital-compatible built-in self-test strategy for ADC linearity testing using all digital testing environments. On-chip, low-accuracy DACs, which are area efficient and simple to design, are implemented as the stimulus generator. ADCs´ nonlinearities are tested using a histogram-based method under the control of a logic block. The described strategy is capable of characterizing ADC transition levels one by one with small hardware overhead. Simulation and experimental results show that the proposed circuitry and BIST strategy can test the INLk error of 12-bit ADCs to plusmn0.2 LSB accuracy level using only 7-bit linear DACs.
Keywords :
CMOS analogue integrated circuits; analogue-digital conversion; built-in self test; digital-analogue conversion; integrated circuit testing; ADC linearity testing; ADC nonlinearities testing; ADC transition levels; LSB accuracy level; all digital testing environments; built-in self-test strategy; fully digital-compatible BIST strategy; histogram-based method; linear DAC; logic block control; stimulus generator; Automatic testing; Built-in self-test; Circuit testing; Costs; Instruments; Linearity; Logic testing; Memory; Signal generators; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 2007. ITC 2007. IEEE International
Conference_Location :
Santa Clara, CA
ISSN :
1089-3539
Print_ISBN :
978-1-4244-1127-6
Electronic_ISBN :
1089-3539
Type :
conf
DOI :
10.1109/TEST.2007.4437655
Filename :
4437655
Link To Document :
بازگشت