Title :
At-speed scan tests are a reality (and a necessity)
Author_Institution :
Adv. Micro Devices, Inc., Austin, TX
Abstract :
Some defects in today´s vanishingly tiny IC process geometries are manifested as delay faults which are best detected by test patterns that contain launch and capture events applied at-speed. While functional tests may meet this criterion, creation of functional tests for specifically targeted delay faults is very problematic. There is no general systematic method to create sufficiently comprehensive functional patterns on a realistic schedule such that project completion is assured by a specific date. A far more reliable strategy is to use scan-based delay tests. AMD is ever more heavily invested in scan-based methods. We have a very capable at-speed scan architecture that we use to test the great majority of the logic circuitry that operates synchronously at GHz frequencies.
Keywords :
integrated circuit testing; logic testing; IC process geometry; at-speed scan architecture; at-speed scan test; delay fault; functional pattern; functional test; integrated circuit; logic circuitry; scan-based delay test; test pattern;
Conference_Titel :
Test Conference, 2007. ITC 2007. IEEE International
Conference_Location :
Santa Clara, CA
Print_ISBN :
978-1-4244-1127-6
DOI :
10.1109/TEST.2007.4437669