DocumentCode :
2854546
Title :
Principles and results of some test cost reduction methods for ASICs
Author :
Maxwell, Peter
Author_Institution :
Mobile Imaging Group, Micron Technol., Inc., Boise, ID
fYear :
2007
fDate :
21-26 Oct. 2007
Firstpage :
1
Lastpage :
5
Abstract :
This paper describes several different approaches to obtain test cost reduction, with emphasis on experimental results obtained for a class of ASICs, although the techniques are general. A review is given of some architectural approaches before giving details of techniques which address reduction in test time. The importance of the gathering and analysis of production data is highlighted with a view to better balance wafer and package tests, eliminate ineffective tests, truncate existing tests and carefully examine at which voltage a test should be run. Stress testing is also discussed with the goal of optimizing tests which are run before and after stress.
Keywords :
application specific integrated circuits; automatic testing; electronics packaging; integrated circuit testing; ASIC; package test; production data; test cost reduction method; test time reduction; wafer test; Clocks; Costs; Data analysis; Identity-based encryption; Packaging machines; Production; Stress; Test equipment; Testing; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 2007. ITC 2007. IEEE International
Conference_Location :
Santa Clara, CA
ISSN :
1089-3539
Print_ISBN :
978-1-4244-1127-6
Electronic_ISBN :
1089-3539
Type :
conf
DOI :
10.1109/TEST.2007.4437702
Filename :
4437702
Link To Document :
بازگشت