Title :
An efficient method for parametric yield optimization of MOS integrated circuits
Author :
Yu, T.K. ; Kang, S.M. ; Sacks, J. ; Welch, W.J.
Author_Institution :
Coordinated Sci. Lab., Illinois Univ., Urbana, IL, USA
Abstract :
A method for parametric yield optimization which significantly reduces the simulation cost is proposed. The method assumes that the circuit performances ultimately determining yield can be approximated by computationally inexpensive functions of the inputs to the circuit simulator. These inputs are the designable parameters, the uncontrollable statistical variations, and the operating conditions of interest. The authors fit the approximating functions to data from a statistical experiment incurring relatively few runs of the simulator. For a given set of designable parameters, the fitted models predict the circuit performances as the uncontrollable parameters and operating conditions vary. The predictions lead to estimates of the parametric yield, which is then numerically maximized with respect to the designable parameters. The authors give a CMOS circuit example where sufficiently accurate predictions and good actual yield result from about 100 runs of the circuit simulator.<>
Keywords :
CMOS integrated circuits; MOS integrated circuits; circuit CAD; digital simulation; optimisation; CAD; CMOS; MOS integrated circuits; approximating functions; parametric yield optimization; simulation cost; uncontrollable statistical variations; Circuit simulation; Computational modeling; Design optimization; Integrated circuit yield; MOS integrated circuits; MOSFET circuits; Optimization methods; Parametric statistics; Very large scale integration; Yield estimation;
Conference_Titel :
Computer-Aided Design, 1989. ICCAD-89. Digest of Technical Papers., 1989 IEEE International Conference on
Conference_Location :
Santa Clara, CA, USA
Print_ISBN :
0-8186-1986-4
DOI :
10.1109/ICCAD.1989.76933