DocumentCode :
2855109
Title :
A novel reconfiguration scheme for 2-D processor arrays
Author :
Rhee, P.K. ; Kim, J.H. ; Youn, H.Y.
Author_Institution :
Center for Adv. Comput. Studies, Southwest Louisiana Univ., Lafayette, LA, USA
fYear :
1989
fDate :
5-9 Nov. 1989
Firstpage :
230
Lastpage :
233
Abstract :
A novel reconfiguration scheme is proposed to achieve a highly successful reconfiguration rate for two-dimensional processor arrays with fixed interconnection resources. The authors use a flexible spare allocation scheme and thereby achieve a spare allocation pattern which maximizes the utilization of the given interconnection resources. However, some spare allocations may not result in the successful reconfiguration of a logic array due to the lack of necessary resources. The rationale behind this approach is that the probability of the occurrence of allocation patterns causing such resource conflicts is pretty low. Furthermore, the rare resource conflicts may be resolved by the proposed resolution techniques. By utilizing the given interconnection resources much more efficiently, the proposed scheme achieves a higher reconfiguration rate than a previous design of similar approach. The complexity of the reconfiguration algorithm is O(N/sup 2/).<>
Keywords :
logic arrays; logic testing; 2-D processor arrays; complexity; fixed interconnection resources; flexible spare allocation scheme; logic array; reconfiguration scheme; spare allocation pattern; Availability; Hardware; Logic arrays; Partitioning algorithms; Redundancy; Resource management; Strontium; Switches; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1989. ICCAD-89. Digest of Technical Papers., 1989 IEEE International Conference on
Conference_Location :
Santa Clara, CA, USA
Print_ISBN :
0-8186-1986-4
Type :
conf
DOI :
10.1109/ICCAD.1989.76942
Filename :
76942
Link To Document :
بازگشت