DocumentCode :
285511
Title :
An efficient approach to pipeline scheme for concurrent testing of VLSI circuits
Author :
Chen, Chien-In Henry ; Yuen, Joel
Author_Institution :
Dept. of Electr. Eng., Wright State Univ., Dayton, OH, USA
Volume :
2
fYear :
1992
fDate :
10-13 May 1992
Firstpage :
657
Abstract :
Presents a unifying procedure, called implicit tree search algorithm (ITSA), for automated allocation of test events in a pipeline scheme for concurrent testing of VLSI circuits. The procedure fully exploits the test parallelism where the test intervals of compatible test events are overlaid so that the system can test as many of them as possible concurrently. Moreover, the utilization of BIST (built-in self-test) resources is optimized. The operation of the ITSA is clearly demonstrated with the detailed examples provided. The simulation shows that ITSA is efficient and generates the scheduling results better than previous work
Keywords :
VLSI; built-in self test; concurrent engineering; integrated circuit testing; pipeline processing; production testing; BIST; VLSI circuits; concurrent testing; implicit tree search algorithm; pipeline scheme; scheduling results; test events; test parallelism; Automatic testing; Built-in self-test; Circuit testing; Clustering algorithms; Concurrent computing; Optimal scheduling; Performance evaluation; Pipelines; System testing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1992. ISCAS '92. Proceedings., 1992 IEEE International Symposium on
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-0593-0
Type :
conf
DOI :
10.1109/ISCAS.1992.230166
Filename :
230166
Link To Document :
بازگشت