DocumentCode :
285514
Title :
Automatic instruction code generation based on trellis diagrams
Author :
Wess, B.
Author_Institution :
Inst. fuer Nachichtentech. & Hochfrequenztech., Tech. Univ. Wien, Austria
Volume :
2
fYear :
1992
fDate :
10-13 May 1992
Firstpage :
645
Abstract :
Automatic generation of efficient instruction code for integrated digital signal processors is addressed. Since these processors are primarily used in real-time applications, the instruction code has to meet high quality requirements. For this reason, the author is interested in generating optimal or at least highly optimized code regarding its execution time. However, in general, conventional compiler design techniques do not lead to satisfactory results because signal processors and microprocessors are very different in architecture. The algorithm for automatic instruction code generation presented here is based on a target machine description by trellis diagrams. It can be applied to generating efficient instruction code for a large number of modern integrated digital signal processors
Keywords :
automatic programming; digital signal processing chips; instruction sets; parallel algorithms; trellis codes; execution time; instruction code generation; integrated digital signal processors; target machine description; trellis diagrams; Arithmetic; Digital signal processors; Flow graphs; Microprocessors; Registers; Signal design; Signal generators; Signal processing; Signal processing algorithms; Tree graphs;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1992. ISCAS '92. Proceedings., 1992 IEEE International Symposium on
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-0593-0
Type :
conf
DOI :
10.1109/ISCAS.1992.230169
Filename :
230169
Link To Document :
بازگشت