DocumentCode :
285549
Title :
An architecture for real time processing of SAR signals
Author :
Purviance, J.
Volume :
3
fYear :
1992
fDate :
10-13 May 1992
Firstpage :
1483
Abstract :
A time-domain architecture for real-time processing of SAR (synthetic aperture radar) data using lower data rates and dedicated hardware is discussed. The architecture uses a novel correlator for processing range and azimuth data. In compressing the range correlated data in the azimuth direction, no explicit range migration correction is employed. A data reduction rate of 8 is achieved in the presummer circuit, which enables real-time processing with moderately high-speed multipliers. With high speed multipliers and lower data rates, images like those from Seasat can be processed in real time. For the data rates proposed, multipliers operating at 6.25 MFLOPS are sufficient. Since the architecture uses CMOS VLSI chips and a minimum amount of memory, the size and power consumption are expected to be low and hence ideally suited for spaceborne applications
Keywords :
VLSI; remote sensing by radar; signal processing; synthetic aperture radar; 6.25 MFLOPS; CMOS VLSI chips; SAR signals; Seasat; azimuth direction; correlator; data rates; dedicated hardware; high-speed multipliers; presummer circuit; real time processing; remote sensing; spaceborne applications; synthetic aperture radar; time-domain architecture; Azimuth; Circuits; Correlators; Energy consumption; Hardware; Image coding; Signal processing; Synthetic aperture radar; Time domain analysis; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1992. ISCAS '92. Proceedings., 1992 IEEE International Symposium on
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-0593-0
Type :
conf
DOI :
10.1109/ISCAS.1992.230220
Filename :
230220
Link To Document :
بازگشت