Title :
A clock distribution scheme for nonsymmetric VLSI circuits
Author :
Ramanathan, P. ; Shin, K.G.
Author_Institution :
Dept. of Electron. Eng. & Comput. Sci., Michigan Univ., Ann Arbor, MI, USA
Abstract :
The authors propose a clock distribution scheme that minimizes the difference in the length of clock lines, which is the foremost factor responsible for clock skew in a VLSI circuit. The scheme uses the hierarchy created by the clock buffers to parallelize the distribution of the clock signal. At each hierarchical level, an exhaustive search of paths with intelligent pruning is used to determine the optimal layout of clock lines at that level. Unlike other related work in this area, both delay and skew are taken into account in determining the layout.<>
Keywords :
VLSI; circuit layout CAD; clocks; delays; search problems; VLSI circuit; clock buffers; clock distribution scheme; clock lines; clock skew; delay; exhaustive search; intelligent pruning; optimal layout; Circuits; Clocks; Control systems; Delay; Digital systems; Laboratories; NASA; Timing; Uncertainty; Very large scale integration;
Conference_Titel :
Computer-Aided Design, 1989. ICCAD-89. Digest of Technical Papers., 1989 IEEE International Conference on
Conference_Location :
Santa Clara, CA, USA
Print_ISBN :
0-8186-1986-4
DOI :
10.1109/ICCAD.1989.76978