Title :
VLSI architectures for a high-speed tunable digital modulator/ demodulator/bandpass-filter chip set
Author :
Samueli, Henry ; Lin, Thu-ji ; Hawley, Robert ; Olafson, Steven
Author_Institution :
Dept. of Electr. Eng., California Univ., Los Angeles, CA, USA
Abstract :
An all-digital multirate CMOS chip set architecture is presented for implementing tunable digital modulators, demodulators, and bandpass filters with a projected throughput rate of 200 Msamp/s in a 1.0-μm CMOS process. The proposed three-chip set will accommodate center frequencies up to 90 MHz and selectable bandwidths from a few kHz up to tens of MHz. The first chip consists of a Hilbert transformer to implement a double-sideband to single-sideband conversion. The second chip consists of a quadrature oscillator and a complex multiplier to implement frequency translation, and the third chip consists of a multistage decimation/interpolation lowpass filter with selectable bandwidths. The authors discuss the architecture techniques used to achieve a 200-MHz throughput rate in a modest CMOS technology
Keywords :
CMOS integrated circuits; VLSI; band-pass filters; demodulators; digital filters; digital integrated circuits; interpolation; low-pass filters; modulators; tuning; 1 micron; 200 MHz; 90 MHz; DSP; Hilbert transformer; IF applications; VLSI architectures; bandpass-filter; complex multiplier; demodulator; double-sideband to single-sideband conversion; frequency translation; high-speed; interpolation lowpass filter; multirate CMOS chip set; multistage decimation; quadrature oscillator; selectable bandwidths; tunable digital modulator; Band pass filters; Bandwidth; CMOS process; CMOS technology; Demodulation; Digital modulation; Frequency; Oscillators; Throughput; Very large scale integration;
Conference_Titel :
Circuits and Systems, 1992. ISCAS '92. Proceedings., 1992 IEEE International Symposium on
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-0593-0
DOI :
10.1109/ISCAS.1992.230296