DocumentCode :
2857107
Title :
Concurrent chip package design for global clock distribution network using standing wave approach
Author :
Shen, Meigen ; Zheng, Li-Rong ; Tjukanoff, Esa ; Isoaho, Jouni ; Tenhunen, Hannu
Author_Institution :
Lab. of Electron. & Comput. Syst., R. Inst. of Technol., Kista-Stockholm, Sweden
fYear :
2005
fDate :
21-23 March 2005
Firstpage :
573
Lastpage :
578
Abstract :
As a result of the continuous downscaling of CMOS technology, on chip frequency for high performance microprocessors will soon reach 10 GHz, according to the international technology roadmap for semiconductors (ITRS). A 10 GHz global clock distribution network using a standing wave approach is analyzed on the chip and package levels. On the chip level, a 10 GHz standing wave oscillator (SWO) for a global clock distribution network, using 0.18 μm IP6M CMOS technology, is designed and analyzed. Simulation results show that skew is well controlled (about 1 ps), while the clock frequency variation is about 20% because power/ground return paths exist in different metal layers. On the package level, we assume that the chip size is 20×20 mm2 and flip-chip bonding technology is used. Simulation results show that the skew at random positions of the transmission line (spiral or serpentine shape) is within 10% of τclk when the attenuation is about 1.5 dB. For attenuation from 1.5 dB to 6.7 dB, the peak positions (nλ/2) can be used as clock nodes. For the mesh and plane shape, the skew is controlled within 10% of τclk using the standing wave method.
Keywords :
CMOS integrated circuits; clocks; flip-chip devices; integrated circuit design; integrated circuit packaging; nonlinear network synthesis; oscillators; 0.18 micron; 10 GHz; 20 mm; CMOS technology; clock frequency variation; clock nodes; concurrent chip-package design; flip-chip bonding technology; global clock distribution network; serpentine transmission line; skew; spiral transmission line; standing wave approach; standing wave oscillator; Attenuation; Bonding; CMOS technology; Clocks; Frequency; Microprocessors; Oscillators; Power transmission lines; Semiconductor device packaging; Shape control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality of Electronic Design, 2005. ISQED 2005. Sixth International Symposium on
Print_ISBN :
0-7695-2301-3
Type :
conf
DOI :
10.1109/ISQED.2005.33
Filename :
1410646
Link To Document :
بازگشت