DocumentCode :
2857218
Title :
Reticle floorplanning and wafer dicing for multiple project wafers
Author :
Wu, Meng-Chiou ; Lin, Rung-Bin
Author_Institution :
Comput. Sci. & Eng., Yuan Ze Univ., Taiwan
fYear :
2005
fDate :
21-23 March 2005
Firstpage :
610
Lastpage :
615
Abstract :
A multi-project wafer having several chips placed on the same reticle to lower mask cost is key to low-volume IC fabrication. In this paper, we propose two MILP models for the simultaneous reticle floorplanning and wafer dicing problem, a formulation for the reticle floorplanning problem which either deals with a pre-selected reticle size or incorporates reticle size optimization into a floorplanning process, and two ILP models and a simulated annealing implementation for wafer dicing. Production volume requirement and chip replication are considered in reticle floorplanning to enhance dicing yield. Although our methods take longer to produce a floorplan, the floorplan results in better dicing yield than that obtained by previous work.
Keywords :
circuit optimisation; integer programming; integrated circuit layout; integrated circuit yield; linear programming; reticles; simulated annealing; MILP models; chip replication; dicing yield; low-volume IC fabrication; mask cost; multiple project wafers; pre-selected reticle size; production volume requirement; reticle floorplanning; reticle size optimization; simulated annealing; wafer dicing; Application specific integrated circuits; Chip scale packaging; Computer science; Costs; Fabrication; Foundries; Production; Semiconductor device modeling; Simulated annealing; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality of Electronic Design, 2005. ISQED 2005. Sixth International Symposium on
Print_ISBN :
0-7695-2301-3
Type :
conf
DOI :
10.1109/ISQED.2005.106
Filename :
1410652
Link To Document :
بازگشت