DocumentCode :
285815
Title :
Architecture design of a fully asynchronous VLSI chip for DSP custom applications
Author :
Fan, Xingcha ; Bergmann, Neil
Author_Institution :
Sch. of Inf. Sci. & Technol., Flinders Univ., Adelaide, SA, Australia
Volume :
5
fYear :
1992
fDate :
10-13 May 1992
Firstpage :
2112
Abstract :
A fully asynchronous, distributed VLSI architecture is introduced for dedicated real-time digital signal processing applications. The architecture is based on a data-driven computing model to allow maximum exploitation of the fine-grained concurrency. An asynchronous, self-time signaling protocol is used in the architecture to naturally match data-driven computing and circumvent the clock skew problem. After a brief description of the architecture, key issues of the architecture, such as the interconnection network, data identification, and operand matching are discussed. Finally, disadvantages of the architecture and future work are outlined
Keywords :
VLSI; application specific integrated circuits; digital signal processing chips; multiprocessor interconnection networks; parallel architectures; DSP custom applications; clock skew problem; data identification; data-driven computing model; dedicated real-time digital signal processing; fine-grained concurrency; fully asynchronous VLSI chip; interconnection network; operand matching; self-time signaling protocol; Centralized control; Clocks; Computer architecture; Concurrent computing; Digital signal processing; Digital signal processing chips; Integrated circuit interconnections; Signal processing; Signal processing algorithms; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1992. ISCAS '92. Proceedings., 1992 IEEE International Symposium on
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-0593-0
Type :
conf
DOI :
10.1109/ISCAS.1992.230576
Filename :
230576
Link To Document :
بازگشت