DocumentCode :
2859877
Title :
The Implementation and Evaluation of Hardware/Software Co-Design Method for Fast Image Processing via FPGA
Author :
Wu Liming ; Liu Junxiu ; Luo Yuling
Author_Institution :
Coll. of Inf. Eng., Guangdong Univ. of Technol., Guangzhou, China
fYear :
2009
fDate :
11-13 Dec. 2009
Firstpage :
1
Lastpage :
4
Abstract :
The Hardware/Software co-design method for fast image processing tasks is presented in this paper. The platform is a FPGA board, which is embedded with a soft processor as the main processor in the system, and a co-processor is designed using FSL (Fast Simple Link) to connect the main processor. The software application on the main processor can deal with general function, but can not afford the time-critical arithmetic because its main frequency is limited. According to the architecture and characteristics of arithmetic, to design a co-processor can result in dramatic acceleration. By using the co-processor, the result and resource occupied are given, which indicate that this method has the characteristic of high speed and steady performance.
Keywords :
field programmable gate arrays; hardware-software codesign; image processing; image processing equipment; performance evaluation; FPGA; fast image processing; fast simple link; hardware/software codesign method; soft processor; Acceleration; Application software; Arithmetic; Computer architecture; Coprocessors; Field programmable gate arrays; Frequency; Hardware; Image processing; Time factors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computational Intelligence and Software Engineering, 2009. CiSE 2009. International Conference on
Conference_Location :
Wuhan
Print_ISBN :
978-1-4244-4507-3
Electronic_ISBN :
978-1-4244-4507-3
Type :
conf
DOI :
10.1109/CISE.2009.5365959
Filename :
5365959
Link To Document :
بازگشت