• DocumentCode
    2859949
  • Title

    A multi-mode scannable memory element for high test application efficiency and delay testing

  • Author

    Sogomonyan, E.S. ; Singh, A.D. ; Goessel, M.

  • Author_Institution
    Inst. of Control Sci., Acad. of Sci., Moscow, Russia
  • fYear
    1998
  • fDate
    26-30 Apr 1998
  • Firstpage
    324
  • Lastpage
    331
  • Abstract
    This paper introduces a new multimode scannable memory element which allows pseudorandom testing to be integrated with scan in sequential circuits without the need of any design changes. As in the case of scan, the new element is used in place of regular flip-flops in the design library. Interconnect overhead is comparable to scan with reset. Concurrent with normal operation, the design accumulates a signature of the state variables in the scan-register configured as a multiple input signature analyzer (MISA). Thus virtually complete state observability is achieved without the need of scanning-out the state for each test-input. The pseudorandom states of the MISA can also be utilized as state inputs in circular testing. In this way, most faults are covered in a pseudorandom, “test per clock” mode. Only a few random pattern resistant faults require scan, greatly reducing test application time. Pseudorandom delay testing of the true normally active circuit paths is also possible. Two-pattern tests are supported. Finally, we show that the new memory element can also be used for fault-tolerant design
  • Keywords
    CMOS logic circuits; delays; fault diagnosis; integrated circuit reliability; logic analysers; logic design; logic testing; sequential circuits; MISA; circular testing; fault-tolerant design; interconnect overhead; multimode scannable memory element; multiple input signature analyzer; normally active circuit paths; pseudorandom delay testing; pseudorandom testing; random pattern resistant faults; regular flip-flops; sequential circuits; state observability; state variable signature; test application efficiency; two-pattern tests; Circuit faults; Circuit testing; Clocks; Delay; Flip-flops; Integrated circuit interconnections; Libraries; Observability; Sequential analysis; Sequential circuits;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    VLSI Test Symposium, 1998. Proceedings. 16th IEEE
  • Conference_Location
    Monterey, CA
  • ISSN
    1093-0167
  • Print_ISBN
    0-8186-8436-4
  • Type

    conf

  • DOI
    10.1109/VTEST.1998.670886
  • Filename
    670886