DocumentCode :
2860794
Title :
A sense amplifier for a low clock capacitance 16K CCD memory
Author :
Guidry, Megan ; Amelio, G. ; Early, J.
Author_Institution :
Fairchild Camera and Instrument Co., Palo Alto, CA, USA
Volume :
XIX
fYear :
1976
fDate :
18-20 Feb. 1976
Firstpage :
190
Lastpage :
191
Abstract :
TO AVOID the problems associated with the large clock capacitance of synchronous, multiphase CCD memory organizations, a 16,384-bit CCD memory chip´ has bcen designed,using a new clocking approach. This memory has one phase biased to an intermediate voltage, while the other phase is clocked to higher and lower potentials. The principle rcduction in clock capacitance is achieved by organizing the memory as a Line Addressable Random Access Memory (LARAM). Since in this organization only one line is clocked at any one time,the lines in a block share a common input bus @x and a common sense amplifier.
Keywords :
Capacitance; Charge coupled devices; Circuits; Clocks; Decoding; Logic; Operational amplifiers; Random access memory; Voltage; Writing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference. Digest of Technical Papers. 1976 IEEE International
Conference_Location :
Philadelphia, PA, USA
Type :
conf
DOI :
10.1109/ISSCC.1976.1155528
Filename :
1155528
Link To Document :
بازگشت