DocumentCode :
2866287
Title :
Configurable computing architectures for wireless and software defined radio - a FPGA prototyping experience using high level design-tool-chains
Author :
Blaickner, A. ; Albl, S. ; Scherr, W.
Author_Institution :
Carinthia Tech Inst., Villach, Austria
fYear :
2004
fDate :
16-18 Nov. 2004
Firstpage :
111
Lastpage :
116
Abstract :
Future systems on chip for wireless and multimedia applications will have a strong demand for interoperability and inexpensive hardware solutions. Extended functionality, advanced signal processing functions and even multi-mode or multi-standard capabilities are an important design goal. Configurable architectures, arithmetic hardware accelerators or so called application specific instruction processors (ASIPs) are bridging the gap between application derived hardwired logic and software programmed general purpose microprocessors. For wireless and software defined radio applications this work presents selected baseband processing and error correction solutions as, for example, a Galois-field-ASIP-based decoder, a channel-processor and a WCDMA-transceiver. The concept and the prototype of the units was designed and verified by bit-true MatLab and System C/C++ based high level design methods. After synthesis and translation to a VHDL architecture description the design was tested in real-time on a high density DSP/FPGA-prototyping unit (PASS - Programmable Array System Simulator).
Keywords :
Galois fields; application specific integrated circuits; code division multiple access; digital signal processing chips; field programmable gate arrays; hardware description languages; high level synthesis; integrated circuit design; integrated circuit testing; mobile computing; mobile radio; reconfigurable architectures; software radio; system-on-chip; transceivers; ASIP; C++ based high level design methods; FPGA prototyping; Galois-field-ASIP-based decoder; PASS; Programmable Array System Simulator; System C based high level design methods; VHDL architecture description; WCDMA-transceiver; application derived hardwired logic; application specific instruction processors; arithmetic hardware accelerators; baseband processing; bit-true MatLab; channel-processor; configurable architectures; configurable computing architectures; design goal; design test; error correction; functionality; high density DSP/FPGA-prototyping unit; high level design-tool-chains; interoperability; multi-mode capabilities; multi-standard capabilities; multimedia applications; signal processing functions; software defined radio; software programmed general purpose microprocessors; systems on chip; wireless applications; Application software; Computer architecture; Field programmable gate arrays; Hardware; Multimedia systems; Signal design; Signal processing; Software prototyping; Software radio; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System-on-Chip, 2004. Proceedings. 2004 International Symposium on
Print_ISBN :
0-7803-8558-6
Type :
conf
DOI :
10.1109/ISSOC.2004.1411162
Filename :
1411162
Link To Document :
بازگشت