Title :
Clock generation and distribution in high-performance processors
Abstract :
This paper is an overview of clock generation and distribution techniques, with emphasis on high-performance microprocessor designs. We describe practical techniques to reduce clock skew and jitter, with examples from several industry leaders. As power consumption is a limiting factor for all modern designs, low-power clock distribution techniques and flip-flop implementations are reviewed. Several clock-related design-for-test and debug techniques are described, with practical implementation examples.
Keywords :
clocks; design for testability; flip-flops; logic design; low-power electronics; microprocessor chips; timing jitter; clock generation; clock jitter reduction; clock skew reduction; debug techniques; design-for-test; flip-flop implementations; high-performance microprocessor design; low-power clock distribution; Clocks; Design for testability; Energy consumption; Flip-flops; Jitter; Microprocessors; Modems;
Conference_Titel :
System-on-Chip, 2004. Proceedings. 2004 International Symposium on
Print_ISBN :
0-7803-8558-6
DOI :
10.1109/ISSOC.2004.1411188