DocumentCode :
2867198
Title :
Elimination of contamination in the epitaxial process for high-volume power semiconductor device manufacturing
Author :
Glahn, R. ; Ridley, R.S., Sr.
Author_Institution :
Intersil Corp., Mountaintop, PA, USA
fYear :
2000
fDate :
2000
Firstpage :
334
Lastpage :
339
Abstract :
The epitaxial layer in power semiconductor devices is used to set many device parameters such as blocking voltage, unclamped inductive switching (UIS), and on-state resistance (Rdson). Contamination in the epitaxial layer can substantially degrade device performance, especially since it will have current flowing through it because the drain contact is on the backside of the die. Identification, control and elimination of contamination is therefore essential in high-volume device manufacturing where it can have a large negative financial impact. This study details the methodology, tools and techniques employed to identify, control and eliminate contamination, especially metallics from the epitaxial layer growth process
Keywords :
power semiconductor devices; process monitoring; semiconductor device manufacture; semiconductor growth; vapour phase epitaxial growth; blocking voltage; device performance; drain contact; epitaxial process contamination; high-volume manufacturing; metallics; negative financial impact; on-state resistance; power semiconductor device; process monitoring; unclamped inductive switching; Contamination; Degradation; Epitaxial layers; Maintenance; Manufacturing; Monitoring; Power semiconductor devices; Production; Semiconductor device manufacture; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Semiconductor Manufacturing Conference and Workshop, 2000 IEEE/SEMI
Conference_Location :
Boston, MA
ISSN :
1078-8743
Print_ISBN :
0-7803-5921-6
Type :
conf
DOI :
10.1109/ASMC.2000.902609
Filename :
902609
Link To Document :
بازگشت