DocumentCode :
2867557
Title :
Performance considerations in embedded DSP based system-on-a-chip designs
Author :
Gupte, Ajit ; Mehendale, Mahesh ; Ramamritham, Ramesh ; Nair, Deepa
Author_Institution :
DSP Design, Texas Instrum., India
fYear :
2001
fDate :
2001
Firstpage :
36
Lastpage :
41
Abstract :
Embedded DSP applications require large amount of high performance memory. Today´s DSP systems typically have more than a megabit of on-chip memory, as compared to less than a hundred kilo-bits a few years ago. Memory performance can easily become a bottleneck in the system performance. This problem is compounded by the increasing interconnect delay factor at sub-micron technology. A high performance DSP core cannot alone guarantee a high performance system. In this paper, we address the challenges encountered in a high performance embedded DSP based design. We describe performance enhancing techniques ranging from careful physical placement, and logic design to optimal repeater insertion and buffering schemes. A methodology that efficiently addresses the interconnect effects is presented
Keywords :
application specific integrated circuits; delays; digital signal processing chips; integrated circuit design; integrated circuit interconnections; logic CAD; repeaters; buffering schemes; embedded DSP applications; high performance memory; interconnect delay factor; interconnect effects; logic design; optimal repeater insertion; physical placement; system performance; system-on-a-chip designs; Access protocols; Decoding; Delay effects; Digital signal processing; Digital signal processing chips; Hip; Instruments; Random access memory; System performance; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2001. Fourteenth International Conference on
Conference_Location :
Bangalore
ISSN :
1063-9667
Print_ISBN :
0-7695-0831-6
Type :
conf
DOI :
10.1109/ICVD.2001.902637
Filename :
902637
Link To Document :
بازگشت